Part Number Hot Search : 
FCX458TA STK14C88 UCA6442 3N60E 003930 1602G 6071410 220M8D5T
Product Description
Full Text Search
 

To Download DS1230 Datasheet File

  If you can't view the Datasheet, Please click here to try to view without PDF Reader .  
 
 


  Datasheet File OCR Text:
 DS1230W 3.3V 256k Nonvolatile SRAM
www.dalsemi.com
FEATURES
10 years minimum data retention in the absence of external power Data is automatically protected during power loss Replaces 32k x 8 volatile static RAM, EEPROM or Flash memory Unlimited write cycles Low-power CMOS Read and write access times as fast as 150 ns Lithium energy source is electrically disconnected to retain freshness until power is applied for the first time Optional industrial temperature range of -40C to +85C, designated IND JEDEC standard 28-pin DIP package New PowerCap Module (PCM) package - Directly surface-mountable module - Replaceable snap-on PowerCap provides lithium backup battery - Standardized pinout for all nonvolatile SRAM products - Detachment feature on PowerCap allows easy removal using a regular screwdriver
PIN ASSIGNMENT
A14 A12 A7 A6 A5 A4 A3 A2 A1 A0 DQ0 DQ1 DQ2 GND 1 2 3 4 5 6 7 8 9 10 11 12 13 14 28 27 26 25 24 23 22 21 20 19 18 17 16 15 VCC WE A13 A8 A9 A11 OE A10 CE DQ7 DQ6 DQ5 DQ4 DQ3
28-Pin ENCAPSULATED PACKAGE 740-mil EXTENDED
34 33 32 31 30 29 28 27 26 25 24 23 22 21 20 19 18 NC NC A14 A13 A12 A11 A10 A9 A8 A7 A6 A5 A4 A3 A2 A1 A0
NC NC NC NC VCC WE OE CE DQ7 DQ6 DQ5 DQ4 DQ3 DQ2 DQ1 DQ0 GND
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17
GND VBAT
34-Pin POWERCAP MODULE (PCM) (USES DS9034PC POWERCAP)
PIN DESCRIPTION
A0 - A14 DQ0 - DQ7
CE WE OE
VCC GND NC
- Address Inputs - Data In/Data Out - Chip Enable - Write Enable - Output Enable - Power (+3.3V) - Ground - No Connect
1 of 11
111899
DS1230W
DESCRIPTION
The DS1230W 3.3V 256k Nonvolatile SRAM is a 262,144-bit, fully static, nonvolatile SRAM organized as 32,768 words by 8 bits. Each NV SRAM has a self-contained lithium energy source and control circuitry which constantly monitors VCC for an out-of-tolerance condition. When such a condition occurs, the lithium energy source is automatically switched on and write protection is unconditionally enabled to prevent data corruption. DIP-package DS1230W devices can be used in place of existing 32k x 8 static RAMs directly conforming to the popular bytewide 28-pin DIP standard. The DIP devices also match the pinout of 28256 EEPROMs, allowing direct substitution while enhancing performance. DS1230W devices in the PowerCap Module package are directly surface mountable and are normally paired with a DS9034PC PowerCap to form a complete Nonvolatile SRAM Module. There is no limit on the number of write cycles that can be executed and no additional support circuitry is required for microprocessor interfacing.
READ MODE
The DS1230W executes a read cycle whenever WE (Write Enable) is inactive (high) and CE (Chip Enable) and OE (Output Enable) are active (low). The unique address specified by the 15 address inputs (A0 - A14) defines which of the 32,768 bytes of data is to be accessed. Valid data will be available to the eight data output drivers within tACC (Access Time) after the last address input signal is stable, providing that CE and OE (Output Enable) access times are also satisfied. If OE and CE access times are not satisfied, then data access must be measured from the later-occurring signal ( CE or OE ) and the limiting parameter is either tCO for CE or tOE for OE rather than address access.
WRITE MODE
The DS1230W executes a write cycle whenever the WE and CE signals are active (low) after address inputs are stable. The later-occurring falling edge of CE or WE will determine the start of the write cycle. The write cycle is terminated by the earlier rising edge of CE or WE . All address inputs must be kept valid throughout the write cycle. WE must return to the high state for a minimum recovery time (tWR) before another cycle can be initiated. The OE control signal should be kept inactive (high) during write cycles to avoid bus contention. However, if the output drivers are enabled ( CE and OE active) then WE will disable the outputs in tODW from its falling edge.
DATA RETENTION MODE
The DS1230W provides full functional capability for VCC greater than 3.0 volts and write protects by 2.8 volts. Data is maintained in the absence of VCC without any additional support circuitry. The nonvolatile static RAMs constantly monitor VCC. Should the supply voltage decay, the NV SRAMs automatically write protect themselves, all inputs become "don't care," and all outputs become high-impedance. As VCC falls below approximately 2.5 volts, a power switching circuit connects the lithium energy source to RAM to retain data. During power-up, when VCC rises above approximately 2.5 volts, the power switching circuit connects external VCC to RAM and disconnects the lithium energy source. Normal RAM operation can resume after VCC exceeds 3.0 volts.
FRESHNESS SEAL
Each DS1230W device is shipped from Dallas Semiconductor with its lithium energy source disconnected, guaranteeing full energy capacity. When VCC is first applied at a level greater than 3.0 volts, the lithium energy source is enabled for battery back-up operation.
2 of 11
DS1230W
PACKAGES
The DS1230W is available in two packages: 28-pin DIP and 34-pin PowerCap Module (PCM). The 28pin DIP integrates a lithium battery, an SRAM memory and a nonvolatile control function into a single package with a JEDEC-standard, 600-mil DIP pinout. The 34-pin PowerCap Module integrates SRAM memory and nonvolatile control into a module base along with contacts for connection to the lithium battery in the DS9034PC PowerCap. The PowerCap Module package design allows a DS1230W to be surface mounted without subjecting its lithium backup battery to destructive high-temperature reflow soldering. After a DS1230W module base is reflow soldered, a DS9034PC PowerCap is snapped on top of the base to form a complete Nonvolatile SRAM module. The DS9034PC is keyed to prevent improper attachment. DS1230W module bases and DS9034PC PowerCaps are ordered separately and shipped in separate containers. See the DS9034PC data sheet for further information.
ABSOLUTE MAXIMUM RATINGS*
Voltage on Any Pin Relative to Ground Operating Temperature Storage Temperature Soldering Temperature * -0.3V to +4.6V 0C to 70C, -40C to +85C for IND parts -40C to +70C, -40C to +85C for IND parts 260C for 10 seconds
This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operation sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods of time may affect reliability.
RECOMMENDED DC OPERATING CONDITIONS
PARAMETER Power Supply Voltage Logic 1 Logic 0 SYMBOL VCC VIH VIL MIN 3.0 2.2 0.0 TYP 3.3 MAX 3.6 VCC 0.4
(tA: See Note 10)
UNITS V V V NOTES
DC ELECTRICAL CHARACTERISTICS
PARAMETER Input Leakage Current I/O Leakage Current CE VIH VCC Output Current @ 2.2V Output Current @ 0.4V Standby Current CE =2.2V Standby Current CE =VCC-0.2V Operating Current Write Protection Voltage SYMBOL IIL IIO IOH IOL ICCS1 ICCS2 ICCO1 VTP
(tA: See Note 10) (VCC=3.3V =3.0V)
MIN -1.0 -1.0 -1.0 2.0 50 30 2.8 2.9 250 150 50 3.0 TYP MAX +1.0 +1.0 UNITS V A mA mA A A mA V NOTES
3 of 11
DS1230W
CAPACITANCE
PARAMETER Input Capacitance Input/Output Capacitance SYMBOL CIN CI/O MIN TYP 5 5 MAX 10 10
(tA=25C)
UNITS pF pF NOTES
AC ELECTRICAL CHARACTERISTICS
PARAMETER Read Cycle Time Access Time OE to Output Valid CE to Output Valid OE or CE to Output Active Output High Z from Deselection Output Hold from Address Change Write Cycle Time Write Pulse Width Address Setup Time Write Recovery Time Output High Z from WE Output Active from WE Data Setup Time Data Hold Time SYMBOL tRC tACC tOE tCO tCOE tOD tOH tWC tWP tAW tWR1 tWR2 tODW tOEW tDS tDH1 tDH2
(tA: See Note 10) (VCC=3.3V =3.0V)
DS1230W-150 MIN 150 MAX 150 70 150 5 35 5 150 100 0 5 20 35 5 60 0 20 TYPE UNITS ns ns ns ns ns ns ns ns ns ns ns ns ns ns ns ns ns 12 13 5 5 4 12 13 3 5 5 NOTES
4 of 11
DS1230W
READ CYCLE
SEE NOTE 1
WRITE CYCLE 1
SEE NOTES 2, 3, 4, 6, 7, 8 AND 12
5 of 11
DS1230W
WRITE CYCLE 2
SEE NOTES 2, 3, 4, 6, 7, 8 AND 13
POWER-DOWN/POWER-UP CONDITION
6 of 11
DS1230W
POWER-DOWN/POWER-UP TIMING
PARAMETER VCC Fail Detect to CE and WE Inactive VCC slew from VTP to 0V VCC slew from 0V to VTP VCC Valid to CE and WE Inactive VCC Valid to End of Write Protection SYMBOL tPD tF tR tPU tREC MIN 150 150 2 125 TYP MAX 1.5
(tA: See Note 10)
UNITS s s s ms ms NOTES 11
(tA=25C)
PARAMETER Expected Data Retention Time SYMBOL tDR MIN 10 TYP MAX UNITS years NOTES 9
WARNING:
Under no circumstance are negative undershoots, of any amplitude, allowed when device is in battery backup mode.
NOTES:
1. WE is high for a Read Cycle. 2. OE = VIH or VIL. If OE = VIH during write cycle, the output buffers remain in a high-impedance state. 3. tWP is specified as the logical AND of CE and WE . tWP is measured from the latter of CE or WE going low to the earlier of CE or WE going high. 4. tDH, tDS are measured from the earlier of CE or WE going high. 5. These parameters are sampled with a 5 pF load and are not 100% tested. 6. If the CE low transition occurs simultaneously with or latter than the WE low transition, the output buffers remain in a high-impedance state during this period. 7. If the CE high transition occurs prior to or simultaneously with the WE high transition, the output buffers remain in high-impedance state during this period. 8. If WE is low or the WE low transition occurs prior to or simultaneously with the CE low transition, the output buffers remain in a high-impedance state during this period. 9. Each DS1230W has a built-in switch that disconnects the lithium source until VCC is first applied by the user. The expected tDR is defined as accumulative time in the absence of VCC starting from the time power is first applied by the user. 10. All AC and DC electrical characteristics are valid over the full operating temperature range. For commercial products, this range is 0C to 70C. For industrial products (IND), this range is -40C to +85C. 11. In a power-down condition the voltage on any pin may not exceed the voltage on VCC. 12. tWR1 and tDH1 are measured from WE going high. 13. tWR2 and tDH2 are measured from CE going high.
7 of 11
DS1230W
DC TEST CONDITIONS
Outputs Open Cycle = 200 ns for operating current All voltages are referenced to ground
AC TEST CONDITIONS
Output Load: 100 pF + 1TTL Gate Input Pulse Levels: 0 - 3.0V Timing Measurement Reference Levels Input: 1.5V Output: 1.5V Input pulse Rise and Fall Times: 5 ns
ORDERING INFORMATION
DS1230 W P - SSS - III Operating Temperature Range blank: 0 to 70 IND: -40 to +85C Access Speed 150: 150 ns Package Type blank: 28-pin 600 mil DIP P: 34-pin PowerCap Module
DS1230W NONVOLATILE SRAM, 28-PIN 740-MIL EXTENDED DIP MODULE
PKG DIM A IN. MM B IN. MM C IN. MM D IN. MM E IN. MM F IN. MM G IN. MM H IN. MM J IN. MM K IN. MM 28-PIN MIN 1.480 37.60 0.720 18.29 0.355 9.02 0.080 2.03 0.015 0.38 0.120 3.05 0.090 2.29 0.590 14.99 0.008 0.20 0.015 0.38 MAX 1.500 38.10 0.740 18.80 0.375 9.52 0.110 2.79 0.025 0.63 0.160 4.06 0.110 2.79 0.630 16.00 0.012 0.30 0.021 0.53
8 of 11
DS1230W
DS1230W NONVOLATILE SRAM, 34-PIN POWERCAP MODULE
PKG DIM A B C D E F G INCHES MIN 0.920 0.980 0.052 0.048 0.015 0.020 NOM 0.925 0.985 0.055 0.050 0.020 0.025 MAX 0.930 0.990 0.080 0.058 0.052 0.025 0.030
9 of 11
DS1230W
DS1230W NONVOLATILE SRAM, 34-PIN POWERCAP MODULE WITH POWERCAP
PKG DIM A B C D E F G INCHES MIN 0.920 0.955 0.240 0.052 0.048 0.015 0.020 NOM 0.925 0.960 0.245 0.055 0.050 0.020 0.025 MAX 0.930 0.965 0.250 0.058 0.052 0.025 0.030
ASSEMBLY AND USE
Reflow soldering Dallas Semiconductor recommends that PowerCap Module bases experience one pass through solder reflow oriented label-side up (live-bug). Hand soldering and touch-up Do not touch soldering iron to leads for more than 3 seconds. To solder, apply flux to the pad, heat the lead frame pad and apply solder. To remove part, apply flux, heat pad until solder reflows, and use a solder wick. LPM replacement in a socket To replace a Low Profile Module in a 68-pin PLCC socket, attach a DS9034PC PowerCap to a module base then insert the complete module into the socket one row of leads at a time, pushing only on the corners of the cap. Never apply force to the center of the device. To remove from a socket, use a PLCC extraction tool and ensure that it does not hit or damage any of the module IC components. Do not use any other tool for extraction. 10 of 11
DS1230W
RECOMMENDED POWERCAP MODULE LAND PATTERN
PKG DIM A B C D E INCHES MIN NOM 1.050 0.826 0.050 0.030 0.112 MAX -
RECOMMENDED POWERCAP MODULE SOLDER STENCIL
PKG DIM A B C D E INCHES MIN NOM 1.050 0.890 0.050 0.030 0.080 MAX -
11 of 11


▲Up To Search▲   

 
Price & Availability of DS1230

All Rights Reserved © IC-ON-LINE 2003 - 2022  

[Add Bookmark] [Contact Us] [Link exchange] [Privacy policy]
Mirror Sites :  [www.datasheet.hk]   [www.maxim4u.com]  [www.ic-on-line.cn] [www.ic-on-line.com] [www.ic-on-line.net] [www.alldatasheet.com.cn] [www.gdcy.com]  [www.gdcy.net]


 . . . . .
  We use cookies to deliver the best possible web experience and assist with our advertising efforts. By continuing to use this site, you consent to the use of cookies. For more information on cookies, please take a look at our Privacy Policy. X